| Name: | ID: | Start Date: Tuesday, Aug. 10, 2021 |
|-------|-----|------------------------------------|
|       |     | Due Date: Wednesday, Aug. 11, 2021 |

# Software and Hardware Co-Design with Zybo, Summer 2021 HUST Lab #1 Xilinx Tool Flow, Pins Assignment, UART on Zybo PL

## 1 Objectives

- (1) Implement the UART circuit from Xilinx on the PL fabric of Zybo only.
- (2) Connect a SparkFun 3.3V FTDI Basic Breakout to SelectIO pins on a Pmod
- (3) Demonstrate your UART transmit and receive on a HyperTerminal of your laptop.
- (4) This is an individual lab. Each student will need to demonstrate his or her own work to get credit for this lab.

This lab is an individual, take-home lab to be performed on your own time. The main ideas and instructions for this lab are from Labs #1 Xilinx Tool Flow Lab for Nexys 3 and Lab #2 Architecture Wizard and Pins Assignment Lab for Nexys 3 of Xilinx University Program at <a href="https://www.xilinx.com/support/university.html">https://www.xilinx.com/support/university.html</a>.

## 2 Deliverables

- (1) Submit your report in pdf format. Name your report to be lab1yourlastname in pdf.
- (2) Your report should be of memo style that includes your name, date, subject title, a summary and the following data and brief description of each table or figure.
  - Your own simulation waveforms similar to Figure 11, Figure 13, and Figure 14 from "Xilinx Tool Flow Lab Workbook"...
  - Your own design summary similar to Table 17 from "Xilinx Tool Flow Lab Workbook".
  - A few screenshots of your HyperTerminal that displays functions of the real-time clock. You could use snipping tool of Word 10 to obtain screen images.

## 3 Part 1: Xilinx Tool Flow

This part is based on a lab handout "Xilinx Tool Flow Lab Workbook" from Xilinx University [1]. A revised version of the workbook is available as "Part 1 of Lab 1 Xilinx Tool Flow". The four files are available as lab1part1sources.zip. The file names are given below.



testbench.v INT\_TEST.V kcpsm3.v kcpsm3\_int\_test.v

File kcpsm3.v is an 8-bit microcontroller based on PicoBlaze. File kcpsm3\_int\_test.v is a circuit to test interrupt services of this 8-bit microcontroller. File INT\_TEST.v contains the instructions in binary for the PicoBlaze microcontroller. File testbench.v is a test bench to simulate this whole microcontroller circuit.

### 3.1 Create, Simulate and Implement kcpsm3 int test.v Circuit

Create a Vivado RLT project for Zybo board under your SHCodesign2021 folder as C:/Xilinx/SHCodesign2021. Name your project Lab1summer2021HUST\_ToolFlow\_JJS, where JJS is your name initials. Add three Verilog source files to Design Sources folder and add the test bench to Simulation Sources folder of your project. An example is shown below.







Select file kcpsm3\_int\_test.v as the top-level circuit. Choose "Open Elaborated Design" to see the top-level circuit schematic of this file as follows.



File testbench.v specifies the total simulation time to be 150\*PERIOD=3000 ns, where PERIOD is 20ns. The clock period is 20ns. The total number of clock cycles is 150. The default maximum simulation time is 1,000 ns. To change this maximum limit, select Tools->Settings to open Settings Menu. Select Simulation under Project Settings column and Simulation under Simulation options. As you can see below that xsim.simulate.runtime parameter has been changed to 3,500ns. Click "Apply" and "OK".



## 3.2 Simulate Your Circuit

After testbench.v is added to Simulation Sources folder, you can see file kcpsm3\_int\_test.v is under this test bench. Right click on Run Simulation to open Simulation Settings. Choose Simulation column and change xsim.simulate.runtime to 3000ns.



Select testbench.v file under Project Manager and click "Run Simulation->Run Behavioral Simulation" to generate simulation results from testbench.v file. If your Vivado has another simulation opened, you may need to click File->Close Simulation first.



Click on Untitle1 in the following case to see the resulting simulation waveforms. You may need to enlarge this display area and click Zoon Fit button to show the complete simulation waveforms at once.



Figure 11. Behaviour Simulation Results [1] runtime=3000ns from Lab #1 of Xilinx

## 3.3 Analyze the Internal Signals of a Circuit over Scope

The steps below are for illustrative purposes only and show how to analyze the internal signals of the design. The first step shows how to add internal signals to the waveform. The second step shows how to analyze the interrupt process. The third step shows how to analyze the output waveform process. You may optionally complete these steps if you have additional time at the end of the lab.

## 3.3.1 Monitor internal signals by adding them to the design.

Choose Scope instead of Sources under Simulation. You need to select the desired module entry [uut] in **Scope** window, and then select the desired signal [address] in Processes window. Right-click on it and select **Add to Wave Window**. Similarly add interrupt, interrupt\_ack, and instruction signals to the waveform display.



### 3.3.2 Change radix of address and instructions to hexadecimal and Re-Simulate

Click the settings wheel on the top right of the waveform window to check if radix is hexadecimal. Re-launch simulation to see the added signals, click on the recycle icon shown in the circle below. Zoom into the waveform to see interrupt Service Routine process by looking for an interrupt event that occurred three times and their responses, i.e., Acknowledgement as follows.



Figure 13. Interrupt Service Routine from Lab #1 of Xilinx.

Change simulation run time to 25000ns, add write\_strobe signal and re-simulate the design. Analyze the output waveform process (**Figure 14**).



Analyze the output waveform process in Figure 14 to see how write\_strobe signal works.



Figure 14. Output Waveforms from Lab #1 of Xilinx.

### 3.4 Implement the project and Check Design Summary Report

Make sure kcpsm3\_int\_test.v is the top-level circuit. Choose "Run Implement" to implement the project. When the implementation is completed, review design utilization in the Project Summary window as follows. You can also open Project Summary by clicking on Window.

Click on Project Manager at the upper left corner to see Project Summary. Project Summary Overview is copied below.



Table 17. Design Summary from Lab #1 of Xilinx.

You can also see Project Summary Dashboard to see Device Utilization, Timing, power etc.



## 4 Part 2: Architecture Wizard and Pins Assignment from Lab #2 of Xilinx

This part is based on "Architecture Wizard and Pins Assignment Lab Workbook" by Xilinx University Program to create a UART real-time clock. The source files are provided as lab1part2sources.zip.

## 4.1 Create A Project Called lab1uart\_clock\_JJS

Create a new project called lab1uart\_clock\_JJS, where JJS is your name initials, and copy source files from lab1part2sources folder to this project. Set uart\_clock.v as top-level file if it is not at top level.



### 4.2 A UART Real-Time Clock

Generate a 55MHz clock module from 125 MHz crystal oscillator.

#### 4.2.1 Create a Clock IP to Generate 55MHz Clock from 125MHz Crystal Oscillator

Open IP Catalog and double click on **FPGA Features and Design->Clocking->Clocking Wizard** to build a clock module in Verilog to have 125MHz input clock and 55MHz output clock. Type FPGA in search entrance to see the following. Double click on Clocking Wizard.



Name this digital clock module my dcm 55MHz.



Choose Clocking Options and enter 125MHz as primary input clock and is named clk\_in125MHz.



Select Output Clocks icon. Enter Output Freq (MHz) to be 55MHz is named clk\_out55MHz. Disable reset signal at the bottom of this menu. Click OK. Click Generate Output Products if prompted.



## 4.2.2 Module my\_dcm\_55MHz.v

Module my\_dcm\_55MHz is a wrapper for a Xilinx library clock generation module. You can use it to generate a 55MHz clock signal from a 125MHz input system clock by envoking it as follow. Module uart\_clock.v defines input clock is clk and internal clock as clk55MHz.

```
module my_dcm_55MHz

(

// Clock out ports
output clk_out55MHz,

// Status and control signals
output locked,

// Clock in ports
input clk_in_125MHz
);
```

Under line 170 of uart clock file, insert this clock module as follow.

```
170 // Insert DCM component here
171
172 my_dcm_55MHz ClockUNit(.locked(lock), .clk_out55MHz(clk55MHz), .clk_in_125MHz(clk));
173
```

Open your top-level schematic to see the clock module is connected to your circuit as shown below.



## 4.2.3 Add One Signal lock to uart\_clock.v

Add output wire lock to your uart\_clock.v. wire lock is from signal locked of my\_dcm\_55MHz clock module and is tied to an LED to indicate status of a clock module. Signal lock is logic "1" if the clock module functions correctly and logic "0" if the clock module does not function.

```
module uart clock
72
         tx,
73
         rx,
74
         alarm,
75
         clk,
         lock);
76
77
78
     output
             tx;
79
     input
             rx;
80
     output
             alarm;
81
     input
             clk;
     output lock;
```

## 4.3 Add Zybo pins to module uart\_clock.v and Generate bit stream file

Run Synthesis to create Synthesized Design and open I/O Ports. The system clock is the 125MHz crystal oscillator from pin L16. We will connect signal lock to LD0 and signal alarm to LD3. An external UART to USB adapter is connected to Pmod B of Zybo. wire tx from uart\_clock module must be connected to rx pin of the module and wire rx from uart\_clock needs to be connected to tx pin of the adapter.

| I/O wires | Physical Pins                     |  |
|-----------|-----------------------------------|--|
| alarm     | LD3 (Pin D18)                     |  |
| lock      | LD0 (Pin M14)                     |  |
| clk       | Pin L16 125MHz crystal oscillator |  |
| rx        | JB0 Pin U20 on Pmod JB            |  |
| tx        | JB1 Pin T20 on Pmod JB            |  |

Here are the pin assignment, where wire tx is connected to JB1 (pin T20) and wire rx on JB2 (pin U20).





Figure 13. ZYBO clocking.



The serial-to-USB FTDI breakout board can be connected to any SelectIO pins on Pmod connectors. Four pins are connected: TX, RX, VCC and GND. FTDI TX is connected to Zybo RX and FTDI RX is connected to Zybo TX. Notice pins are numbers from left to right as 1 to 6 and top to bottom: 1 to 6 and 7 to 12. I have used Pmod JB, pins 1 for tx from uart\_clock, 2 for rx from uart\_clock, 5 for ground, and 6 for power. Power pin is not necessary as the adapter is powered by USB cable from the laptop.



Figure 16. Pmod diagram.

## 4.4 Connect the uart to usb adapter board to your Zybo

Pmod JB connect is used as pin 1 for tx from uart\_clock, pin 2 for rx from uart\_clock, pin 5 for ground, and pin 6 for power. Power pin is not necessary as the adapter is powered by USB cable from the laptop. Use jumper wires to connect your The serial-to-USB FTDI breakout board to your Pmod JB and use a mini-USB to USB cable to connect it to your laptop.





Figure 16. Pmod diagram







### 4.5 Program your Zybo board

Set your Zybo board to power by USB and connect your Zybo board to a USB port.

Choose Program and Debug->Open Hardware Manger at the bottom of the Flow Navigator under Vivado.

Click Open Target-> Auto Connect on top Right corner of Hardware Manger.

Click Program Derive->xc7z010\_1 to program your Zybo PL.

Deselect Debug probes file to program Zybo with Bitstream file only. Click Program.

Debug Pro

Hardware Manager - localhost/xilinx\_tcf/Digilent/210279758544A

There are no debug cores. Program device Refresh device



You should see a message that your device is programmed with a design that has no supported debug core(s) in it.

### 4.6 Test your uart\_clock circuit with a serial terminal

One terminal software is HyperTerminal. Open HyperTerminal for the first time to see the following. Use Device Manager to find out the comm port number for your uart to usb adaptor, which is COM5 in the following case.

You can now test your circuit with a HyperTerminal. Enable "Append line feeds to incoming ends so that your HyperTerminal will respond to line feed, i.e., carriage return.



Your real-time clock circuit should display on your HyperTerminal after the board is powered. Turn on the alarm and set the alarm time. Wait until LD3 is turned on when the alarm time is equal to the real time clock time.



## 5 Serial Terminals: HyperTerminal, Putty and TeraTerm

## 5.1 HyperTerminal

HyperTerminal is a serial terminal software for Windows XP. Its binary code can be ported to other Windows except for Windows 10. Therefore, HyperTerminal should not be used if not necessary.

## 5.2 PuTTY Terminal Setup

Configure your PuTTY session by selecting Serial to set the communication port to be the right baud rate, 8-bit data, 1-bit stop, no parity bit and no flow control. Then select Session and choose Serial. Click Open to start a serial session. You can save a session by typing a saved session name and "Save".





To change color, choose "Colors" in PuTTY Configuration window as follows. Select Default Foreground and choose Modify. Click on the color bars to choose a color and then click "add to custom colors" to save it. Click OK. Do the same for Default Background to change it as well. When you save a session, the color changes will be saved at the same time.





## 5.3 Tera Term Terminal Emulator Installation and Configuration

You can download the <u>teraterm-4.67.exe</u> installation file onto your desktop from the ECE230 Lab 6 Moodle folder or you can download the latest release from

## http://de.sourceforge.jp/projects/ttssh2/

Click on this installation file to install Tera Term on your PC once it has been downloaded. Select all installation defaults, except for when you see the "Select Components" window, it is important to deselect (uncheck) all boxes except for the "*Tera Term & Macro*" box (which cannot be unchecked). Otherwise, many extra unneeded features will be downloaded along with the Tera Term terminal emulator.

After pairing your laptop with the Bluetooth device, click on the Tera Term icon, and a Tera Term "New Connection Window" should appear. Click on the "Serial" button and click on the down arrow in the Port selection box. Select the COM port that corresponds to your HC-06. Your PC may create two ports for the Bluetooth device. If it does, check the properties of the Bluetooth device in "Devices and Printers", go to the Services tab, and check which port is listed as the "Dev B" port. See the image below.

A Tera Term Communication Window should appear that is running at the default settings of "9600 baud, 8 data bits, no parity, no flow control (no handshaking)." To change the settings for this window (if necessary), click on the "Setup Tab" at the top of the Tera Term window, and then select "Serial Port". A Tera Term "Serial Port Setup" window appears that lets you change the Port, Baud Rate, Parity, Number of Stop Bits, and Flow Control settings, as needed. Click OK when done.

You should now be viewing the Tera Term Communication Window. With the mouse clicked somewhere inside this window, you can type on your PC keyboard (which is now acting as the Tera Term keyboard), and you are now sending serial characters out on the TX-O pin. However, you will not see the typed characters echoed on the screen unless you perform a hardware loopback test, or of course, unless you are running a program on your PIC that sends received characters back out to the terminal display.